

application note

### **Document information**

| Information | Content                                                                                        |
|-------------|------------------------------------------------------------------------------------------------|
| Keywords    | Thermal design, LFPAK56D, LFPAK33, LFPAK56, LFPAK88                                            |
| Abstract    | Thermal design guide: estimate of MOSFET power dissipation capability depending on PCB design. |



## 1. Introduction

This application note is a guide to assist design engineers in understanding the power dissipation limits of the LFPAK family of packages. The maximum power that a MOSFET can dissipate is considered as a function of the Printed Circuit Board (PCB) design, using some common configurations. The application notes is split into two sections addressing separately the low power LFPAKs (LFPAK56D and LFPAK33) and the high power LFPAKs (LFPAK56 and LFPAK88).



## 2. LFPAK56D and LFPAK33

## 2.1. Simple configuration with a single layer

In this section, we will present the maximum power dissipation results for a simple PCB configuration using a single layer with varying copper area.

Results for the LFPAK56D and LFPAK33 packages are given, for the LFPAK56D with only one or with both MOSFETs conducting.

## 2.1.1. LFPAK56D

Set-up:

- 1 layer on the top
- MOSFET power dissipation is 0.1 W, 0.5 W and 1 W applied to each MOSFET
- Maximum junction temperature of 175 °C
- PCB material is standard FR4, 1.6 mm thickness, dimension 100 x 100 mm
- Maximum PCB operating temperature of 120 °C
- Copper thickness is 2 oz./ft<sup>2</sup> (70 μm)
- The PCB is suspended in free air at ambient temperature of 20 °C
- The simulation is carried out for conduction, convection and radiation heat transfer
- There is no forced air cooling applied, i.e. only natural convection is modeled

The simplest possible PCB stack-up is that of a single top copper layer, see Fig. 1.

In this analysis, we will examine the variation in device junction temperature  $(T_j)$  as a function of the top copper area.

## LFPAK MOSFET thermal design guide



The graph in Fig. 2 captures two important factors:

- T<sub>j</sub> depends greatly on length "x" and thus copper area, the bigger the area the better the thermal performance
- However, the ability of the top copper to provide heatsinking for the MOSFET shows a "law of diminishing returns". In other words, we cannot keep on adding more copper area in the hope of continuing to reduce T<sub>j</sub>. As can be seen from Fig. 2 below, T<sub>j</sub> will plateau at around 50 °C (for 0.5 W per MOSFET) no matter how much copper area we provide.

Care must be taken for  $T_j$  above 120 °C as PCB temperature directly under the transistor would be close to the MOSFET  $T_j$ .



An alternative to the previous approach is to look at the maximum power allowed before reaching  $T_{j(max)}$  = 175 °C (MOSFET absolute max). Maximum power allowed is shown for different ambient temperature and copper length. In this example the PCB temperature was not considered so care must be taken for the resulting heat on the PCB.

In Fig. 3 the maximum power for the conditions given is as follows:





## 2.1.2. LFPAK56D only one MOSFET active at a time

In a typical half bridge application only one MOSFET conducts at a time. In the graph below, <u>Fig. 4</u>, 1 W is dissipated in the left MOSFET (blue curve). We can see that 1 W dissipation in one MOSFET is not equivalent to 0.5 W dissipation in each of the two MOSFETs (yellow curve).



As can be seen temperature is higher in the case of one MOSFET dissipating 1 W than it is with two MOSFETs each dissipating 0.5 W. When only one MOSFET is active the second MOSFET does not make a significant contribution to the total dissipation capability - meaning that if one MOSFET is off the heating is not shared equally between the two. This is further explained by the thermal network shown in Fig. 6.

An alternative to the previous approach is to look at the maximum power allowed before reaching  $T_{j(max)}$  = 175 °C (MOSFET absolute max). Maximum power allowed is shown for different ambient temperature and copper length. In this example the PCB temperature was not considered so care must be taken for the resulting heat on the PCB. In Fig. 5 the maximum power for the conditions given is as follows:

- T<sub>amb</sub> = 20 °C: Max power is 3.35 W with only left MOSFET
- $T_{amb}$  = 80 °C: Max power is 2.1 W with only left MOSFET



© Nexperia B.V. 2019. All rights reserved

The concept of the second MOSFET half-sharing the thermal dissipation when turned off is not true – see  $\underline{Fig. 6}$ 

## **Dual MOSFET thermal resistance configuration:**

We can see that the thermal path between both MOSFETs inside the package is highly resistive (100 K/W).



## 2.1.3. LFPAK33

Set-up:

- 1 layer on the top
- MOSFET power dissipation is 0.1 W, 0.5 W and 1 W applied in the MOSFET
- Maximum junction temperature of 175 °C
- PCB material is standard FR4, 1.6 mm thickness, dimension 100 x 100 mm
- Maximum PCB operating temperature of 120 °C
- Copper thickness is 2 oz./ft<sup>2</sup> (70 µm)
- The PCB is suspended in free air at ambient temperature of 20 °C
- · The simulation is carried out for conduction, convection and radiation heat transfer
- · There is no forced air cooling applied i.e. only natural convection is modeled

The simplest possible PCB stack-up is that of a single top copper layer. In this analysis, we will examine the variation in device junction temperature  $(T_i)$  as a function of top copper area.

© Nexperia B.V. 2019. All rights reserved

## LFPAK MOSFET thermal design guide



The graph in Fig. 8 captures two important factors:

- T<sub>j</sub> depends greatly on length "x" and thus copper area, the bigger the area the better the thermal performance
- However, the ability of the top copper to provide heatsinking for the MOSFET shows a "law of diminishing returns". In other words, we cannot keep on adding more copper area in the hope of continuing to reduce T<sub>j</sub>. As can be seen from <u>Fig. 8</u> below, T<sub>j</sub> will plateau at around 40 °C (for 0.5 W per MOSFET) no matter how much copper area we provide.

Care must be taken for  $T_j$  above 120  $^\circ\text{C}$  as PCB temperature directly under the transistor would be close to the MOSFET  $T_j.$ 





An alternative to the previous approach is to look at the maximum power allowed before reaching  $T_{j(max)}$  = 175 °C (MOSFET absolute max). Maximum power allowed is shown for different ambient temperature and copper length. In this example the PCB temperature was not considered so care must be taken for the resulting heat on the PCB.

In the graph below, Fig. 9, the maximum power for the conditions given is as follows:





## 2.2. Usual configuration: 4 layers + vias

In this section, we will present the maximum power dissipation results for a PCB configuration using 4 layers + vias for dissipation on the bottom layer, with varying copper area.

Results for the LFPAK56D and LFPAK33 packages are given, for the LFPAK56D with only one or with both MOSFETs conducting.

## 2.2.1. LFPAK56D

Set-up:

- 4 layers + vias (vias number increases with the copper area with a maximum of 25 vias for each side)
- MOSFET power dissipation is 0.1 W, 0.5 W and 1 W applied to each MOSFET
- Maximum junction temperature of 175 °C
- PCB material is standard FR4, 1.6 mm thickness, dimension 100 x 100 mm
- Maximum PCB operating temperature of 120 °C
- Copper thickness on all layers (external and internal) is 2 oz./ft<sup>2</sup> (70 μm)
- The PCB is suspended in free air at ambient temperature of 20 °C
- The simulation is carried out for conduction, convection and radiation heat transfer
- There is no forced air cooling applied i.e. only natural convection is modeled

The common PCB stack-up is 4 layers with vias under MOSFETs to create a dissipation path to the heatsink.

In this analysis, we will examine the variation in device junction temperature  $(T_j)$  as a function of top copper area. In Fig. 10 below, we can see the vias configuration:



## LFPAK MOSFET thermal design guide



Vias configuration: square vias used for ease of simulation.

### Fig. 11. Sectional view: LFPAK56D

## Table 1. Limitation of number of vias

| X (mm)               | vias configuration |                                                                           |                                              |
|----------------------|--------------------|---------------------------------------------------------------------------|----------------------------------------------|
| minimal<br>footprint | 2+2 vias           | Maximum number<br>of vias able to be<br>inserted in the copper<br>surface | Vias pitch 2.5 mm<br>Vias side length 0.7 mm |
| 6                    | 9+9 vias           |                                                                           | Copper thickness 70 µm<br>No solder fill     |
| 8                    | 12+12 vias         |                                                                           |                                              |
| 10                   | 20+20 vias         |                                                                           |                                              |
| 15                   | 25+25 vias         | 25 vias maximum                                                           |                                              |
| 20                   | 25+25 vias         |                                                                           |                                              |
| 25                   | 25+25 vias         |                                                                           |                                              |
| 30                   | 25+25 vias         |                                                                           |                                              |
| 35                   | 25+25 vias         |                                                                           |                                              |
| 40                   | 25+25 vias         |                                                                           |                                              |
| 50                   | 25+25 vias         |                                                                           |                                              |

The graph in Fig. 12 captures two important factors:

- T<sub>j</sub> depends greatly on length "x" and thus copper area, the bigger the area the better the thermal performance
- However, the ability of the top copper to provide heatsinking for the MOSFET shows a "law of diminishing returns". In other words, we cannot keep on adding more copper area in the hope of continuing to reduce T<sub>j</sub>. As can be seen from the graph in <u>Fig. 12</u>, T<sub>j</sub> will plateau at around 36 °C (for 0.5 W per MOSFET) no matter how much copper area we provide.

Care must be taken for  $T_j$  above 120 °C as the PCB temperature directly under the transistor would be close to the MOSFET  $T_j$ .



Fig. 12. Junction temperature as a function of copper side length x for LFPAK56D

AN90003

An alternative to the previous approach is to look at the maximum power allowed before reaching  $T_{j(max)}$  = 175 °C (MOSFET absolute max). Maximum power allowed is shown for different ambient temperature and copper length. In this example the PCB temperature was not considered so care must be taken for the resulting heat on the PCB.

In the graph below, Fig. 13 the maximum power for the conditions given is as follows:

 $T_{amb}$  = 20 °C: Max power is 5.3 W per MOSFET ( 2 × 5.3 W permissible in this package)  $T_{amb}$  = 80 °C: Max power is 3.55 W per MOSFET ( 2 × 3.55 W permissible in this package)



© Nexperia B.V. 2019. All rights reserved

## 2.2.2. LFPAK56D only one MOSFET active at a time

In a typical half bridge application only one MOSFET conducts at a time. Fig. 14 below shows the results for 1 W applied to the left MOSFET (blue curve). We can see that 1 W dissipated in one MOSFET is not equivalent to 0.5 W dissipation in each of the two MOSFETs (yellow curve).

As can be seen temperature is higher in the case of one MOSFET conducting with 1 W than it is with two MOSFETs each dissipating 0.5 W.





An alternative to the previous approach is to look at the maximum power allowed before reaching  $T_{j(max)}$  = 175 °C (MOSFET absolute max). Maximum power allowed is shown for different ambient temperature and copper length. In this example the PCB temperature was not considered so care must be taken for the resulting heat on the PCB.

In Fig. 15 the maximum power for the conditions given is as follows:

- T<sub>amb</sub> = 20 °C: Max power is 6 W with only left MOSFET
- T<sub>amb</sub> = 80 °C: Max power is 4 W with only left MOSFET



As previously mentioned, when only one MOSFET is active the second MOSFET does not make a significant contributution to the total dissipation capability – see Fig. 6.

## 2.2.3. LFPAK33

Set-up:

- 4 layers + vias (vias number increases with the copper area with a maximum of 25 vias for each side)
- MOSFET power dissipation is 0.1 W, 0.5 W and 1 W applied in the MOSFET
- Maximum junction temperature of 175 °C
- PCB material is standard FR4, 1.6 mm thickness, dimension 100 x 100 mm
- Maximum PCB operating temperature of 120 °C
- Copper thickness on all layers (external and internal) is 2 oz./ft<sup>2</sup> (70 μm)
- The PCB is suspended in free air at ambient temperature of 20 °C
- The simulation is carried out for conduction, convection and radiation heat transfer
- There is no forced air cooling applied i.e. only natural convection is modeled

The common PCB stack-up is 4 layers with vias under the MOSFETs to create a dissipation path to the heatsink.

In this analysis, we will examine the variation in device junction temperature  $(T_j)$  as a function of top copper area.

In <u>Fig. 16</u> below, we can see the vias configuration:



© Nexperia B.V. 2019. All rights reserved



## Fig. 17. Sectional view: LFPAK33

### Table 2. Vias configuration

| X (mm)               | vias configuration |                                   |                                              |                        |                             |                                                  |                                                              |                                                               |                                     |                                       |                                                 |                                                |                                                                |                                          |
|----------------------|--------------------|-----------------------------------|----------------------------------------------|------------------------|-----------------------------|--------------------------------------------------|--------------------------------------------------------------|---------------------------------------------------------------|-------------------------------------|---------------------------------------|-------------------------------------------------|------------------------------------------------|----------------------------------------------------------------|------------------------------------------|
| minimal<br>footprint | 1 via              | Maximum number of vias able to be | Vias pitch 2.5 mm<br>Vias side length 0.7 mm |                        |                             |                                                  |                                                              |                                                               |                                     |                                       |                                                 |                                                |                                                                |                                          |
| 6                    | 6 vias             | inserted in the copper            | inserted in the copper                       | inserted in the copper | inserted in the copper Copp | inserted in the copper Copper<br>surface No sold | inserted in the copper Copper thick<br>surface No solder fil | Inserted in the copper Copper thick<br>surface No solder fill | inserted in the copper Copper thick | inserted in the copper Copper thickne | Inserted in the copper Copper thickness surface | Inserted in the copper Copper thicking surface | inserted in the copper Copper thickness surface No solder fill | Copper thickness 70 µm<br>No solder fill |
| 8                    | 9 vias             |                                   |                                              |                        |                             |                                                  |                                                              |                                                               |                                     |                                       |                                                 |                                                |                                                                |                                          |
| 10                   | 20 vias            |                                   |                                              |                        |                             |                                                  |                                                              |                                                               |                                     |                                       |                                                 |                                                |                                                                |                                          |
| 15                   | 25 vias            | 25 vias maximum                   |                                              |                        |                             |                                                  |                                                              |                                                               |                                     |                                       |                                                 |                                                |                                                                |                                          |
| 20                   | 25 vias            |                                   |                                              |                        |                             |                                                  |                                                              |                                                               |                                     |                                       |                                                 |                                                |                                                                |                                          |
| 25                   | 25 vias            | -                                 |                                              |                        |                             |                                                  |                                                              |                                                               |                                     |                                       |                                                 |                                                |                                                                |                                          |
| 30                   | 25 vias            |                                   |                                              |                        |                             |                                                  |                                                              |                                                               |                                     |                                       |                                                 |                                                |                                                                |                                          |
| 35                   | 25 vias            | -                                 |                                              |                        |                             |                                                  |                                                              |                                                               |                                     |                                       |                                                 |                                                |                                                                |                                          |
| 40                   | 25 vias            |                                   |                                              |                        |                             |                                                  |                                                              |                                                               |                                     |                                       |                                                 |                                                |                                                                |                                          |
| 50                   | 25 vias            |                                   |                                              |                        |                             |                                                  |                                                              |                                                               |                                     |                                       |                                                 |                                                |                                                                |                                          |

The graph Fig. 18 captures two important factors:

- T<sub>j</sub> depends greatly on length "x" and thus copper area, the bigger the area the better the thermal performance
- However, the ability of the top copper to provide heatsinking for the MOSFET shows a "law of diminishing returns". In other words, we cannot keep on adding more copper area in the hope of continuing to reduce T<sub>j</sub>. As can be seen from <u>Fig. 18</u> below T<sub>j</sub> will plateau at around 33 °C (for 0.5 W per MOSFET) no matter how much copper area we provide.

Care must be taken for  $T_j$  above 120 °C as PCB temperature directly under the transistor would be close to the MOSFET  $T_j.$ 

## LFPAK MOSFET thermal design guide



Fig. 18. Junction temperature as a function of copper side length x for LFPAK33

An alternative to the previous approach is to look at the maximum power allowed before reaching  $T_{j(max)}$  = 175 °C (MOSFET absolute max). Maximum power allowed is shown for different ambient temperature and copper length. In this example the PCB temperature was not considered so care must be taken for the resulting heat on the PCB.

In the graph below the maximum power for the conditions given is as follows:





## 2.3. Placement advice for improved dissipation

In this section, we will present some results for two MOSFETs placed close to each other on a single layer PCB with varying copper area.

## 2.3.1. LFPAK56D

Simulation of two MOSFETs placed next to each other is carried out and checked against results seen in <u>section 2.1</u>. The aim is to understand the dissipation effect that the two LFPAK56D have on one another.

### Set-up

- 1 layer on the top side
- MOSFET power dissipation is 0.5 W applied to each MOSFET
- Maximum junction temperature of 175 °C
- PCB material is standard FR4, 1.6 mm thickness, dimension 200 x 150 mm
- Maximum PCB operating temperature of 120 °C
- Copper thickness on all layers (external and internal) is 2 oz./ft<sup>2</sup> (70 μm)
- The PCB is suspended in free air at ambient temperature of 20 °C
- The simulation is carried out for conduction, convection and radiation heat transfer
- There is no forced air cooling applied i.e. only natural convection is modeled

The simplest possible PCB stack-up is that of a single top copper layer. In this analysis, we will examine the variation in device junction temperature  $(T_j)$  as a function of top copper area.

- 2 mm gap between right and left copper layers
- Simulation carried out for different length "x"
- 0.5 W applied on each internal MOSFET



The graph in Fig. 21 shows:

- The results (in green) are similar to the ones observed in <u>section 2.1</u> (slightly higher +3 °C)
- This is due to the low conductivity of FR4, despite only 2 mm gap it showed no heat transfer from one copper area to the other

AN90003

## LFPAK MOSFET thermal design guide



## 2.3.2. LFPAK33

Simulation of two MOSFETs placed next to each other is carried out and checked against results seen in <u>section 2.3</u>. The aim is to understand the dissipation effect that the two MOSFETs have on one another.

Set-up:

- 1 layer on the top
- MOSFET power dissipation is 0.5 W applied in the MOSFET
- Maximum junction temperature of 175 °C
- PCB material is standard FR4, 1.6 mm thickness, dimension 200 x 150 mm
- Maximum PCB operating temperature of 120 °C
- Copper thickness is 2 oz./ft<sup>2</sup> (70 μm)
- The PCB is suspended in free air at ambient temperature of 20 °C
  - The simulation is carried out for conduction, convection and radiation heat transfer
- · There is no forced air cooling applied i.e. only natural convection is modeled

The simplest possible PCB stack-up is that of a single top copper layer. In this analysis, we will examine the variation in device junction temperature  $(T_i)$  as a function of top copper area.

- 2 mm gap between right and left copper layers
- Simulation carried out for different length "x"
- 0.5 W applied on each MOSFET

## LFPAK MOSFET thermal design guide



The graph in Fig. 24 shows:

- The results for x > 20 mm are similar to the ones observed in section 2.3 (slightly higher +3 °C)
- This is due to the low conductivity of FR4, despite only 2 mm gap it showed no heat transfer from one copper area to the other
- For x < 20 mm results show up to 20 °C higher compared to the results from section 2.3.</li>
- This is due to the MOSFETs being brought closer to each other as a result of reduced copper area – note that in this case the space between MOSFETs is half the space between MOSFETs in the case of LFPAK56D

In Fig. 23 you can see that for x = 10 mm, the distance between the LFPAK33 MOSFETs is approximatively 10 mm. Less than 20 mm apart, the MOSFETs are close enough to heat each other, hence we start to see a temperature difference.

## LFPAK MOSFET thermal design guide





# 2.4. Comparison between two LFPAK56 and one LFPAK56D, then one LFPAK56D and two LFPAK33

In this section we will present some comparative results for different package devices on a single layer board with varying copper area.

## 2.4.1. Two LFPAK56 to LFPAK56D

In this section the results of two single LFPAK56 MOSFETs are compared to the results of one dual LFPAK56D MOSFET (see <u>Section 2.1.1</u>)

The aim is to highlight the benefit of using one LFPAK56D dual MOSFET instead of two single LFPAK56 MOSFETs.

Set-up:

- 1 layer on the top
- MOSFET power dissipation is 0.5 W applied to each MOSFET
- Maximum junction temperature of 175 °C
- PCB material is standard FR4, 1.6 mm thickness, dimension 100 x 100 mm
- Maximum PCB operating temperature of 120 °C
- Copper thickness is 2 oz./ft<sup>2</sup> (70 µm)
- The PCB is suspended in free air at ambient temperature of 20 °C
- The simulation is carried out for conduction, convection and radiation heat transfer
- There is no forced air cooling applied, i.e. only natural convection is modeled

The simplest possible PCB stack-up is that of a single top copper layer. In this analysis, we will examine the variation in device junction temperature  $(T_i)$  as a function of top copper area.

- Same gap between copper layer was used for both single LFPAK56 and dual LFPAK56D
- Simulation carried out for different length "x".
- 0.5 W applied on each MOSFET



The graph in <u>Fig. 26</u> shows:

 Overall two single LFPAK56 show better heat dissipation than one dual LFPAK56D by up to approximately 10 °C. This is due to the larger surface area of the LFPAK56 drain tab giving improved heat spreading and thermal dissipation.

### LFPAK MOSFET thermal design guide

- Note that the 10 °C is the relative figure between the two packages, the most important factor is the operating junction temperature
- If there is enough margin before reaching 175 °C at the junction, then LFPAK56D offers an attractive option due to its space saving



## 2.4.2. LFPAK56D to two LFPAK33

In this section the results of one dual LFPAK56D MOSFET are compared to the results of two single LFPAK33 MOSFETs (see section 4.2)

Aim is to highlight the benefit of using one LFPAK56D dual instead of two single LFPAK33.

Set-up:

- 1 layer on the top
- MOSFET power dissipation is 0.5 W applied to each MOSFET
- Maximum junction temperature of 175 °C
- PCB material is standard FR4, 1.6 mm thickness, dimension 100 x 100 mm
- Maximum PCB operating temperature of 120 °C
- Copper thickness is 2 oz./ft<sup>2</sup> (70 μm)
- The PCB is suspended in free air at ambient temperature of 20 °C
- The simulation is carried out for conduction, convection and radiation heat transfer
- There is no forced air cooling applied, i.e. only natural convection is modeled

The simplest possible PCB stack-up is that of a single top copper layer. In this analysis, we will examine the variation in device junction temperature  $(T_j)$  as a function of top copper area.

- Same gap between copper layer was used for both single LFPAK33 and dual LFPAK56D
- Simulation carried out for different length "x"
- 0.5 W applied on each MOSFET

## LFPAK MOSFET thermal design guide



The graph in Fig. 28 shows:

- Overall two single LFPAK33 show better heat dissipation than a dual LFPAK56D by up to approximately 5 °C. This is due to the larger drain surface area of the LFPAK33 offering better thermal dissipation, (less improvement than with LFPAK56 as LFPAK33 is a smaller package).
- Note that the 5 °C is the relative figure between the two packages, the most important factor is the operating junction temperature.
- If there is enough margin before reaching 175 °C at the junction, then LFPAK56D offers an attractive option due to all the advantages that one component offers versus two in terms of PCB layout, placement, cost effectiveness, etc.



## 2.5. Impact of R<sub>th(j-mb)</sub> compared to R<sub>th(mb-a)</sub>

Dissipation losses from the MOSFET junction are not mainly limited by the thermal resistance R<sub>th(i-mb)</sub> as this is very low. The high thermal path for heat dissipation is presented by the thermal resistance R<sub>th(mb-amb)</sub> (mounting base to PCB to ambient).



Example: for the part number BUK7M15-60E (LFPAK33, 15 mΩ, 60 V) the maximum thermal

| Table 3. Th           | Table 3. Thermal resistance BUK7M15-60E                       |            |  |     |      |      |      |  |
|-----------------------|---------------------------------------------------------------|------------|--|-----|------|------|------|--|
| Symbol                | Parameter                                                     | Conditions |  | Min | Тур  | Max  | Unit |  |
| R <sub>th(j-mb)</sub> | thermal<br>resistance<br>from junction<br>to mounting<br>base | Fig. 5     |  | -   | 2.01 | 2.43 | K/W  |  |

Using thermal simulation (Flotherm) with the following conditions:

resistance junction to mounting base is 2.43 K/W:

0.5 W of losses in the MOSFET, air ambient is 20 °C, 35 µm copper, we can calculate some thermal resistance.

- R<sub>th(j-mb)</sub> is 0.8 K/W
  - This is a lower value than given in the data sheet due to the simulation using ideal conditions
- As can be seen in Table 4 below, thermal resistance for other items have high value compared Rth j-mb
- The total thermal resistance, junction to ambient, is 59.4 K/W when using 65.4 °C as (ambient) reference point.

Table 4 lists temperatures for different points captured in the simulation and shown in Fig. 30.

| Thermal resistance part                       | Temperature (°C) | R <sub>th</sub> (K/W) |
|-----------------------------------------------|------------------|-----------------------|
| Junction                                      | 95.1             | -                     |
| Mounting base                                 | 94.7             | 0.8                   |
| PCB under MOSFET                              | 88.6             | 12.2                  |
| PCB to the right of the<br>MOSFET             | 86.6             | 4                     |
| Ambient air 0.5 mm over<br>the top of the PCB | 79.1             | 15                    |

PCB

## LFPAK MOSFET thermal design guide

| Thermal resistance part                  | Temperature (°C) | R <sub>th</sub> (K/W | /)                 |
|------------------------------------------|------------------|----------------------|--------------------|
| Ambient air 1 mm over the top of the PCB | 65.4             | 27.4                 |                    |
|                                          |                  |                      | AMBIENT AIR        |
| 95.1 °C                                  | 94.7 °C          | 65.4 °C              | Temperature (AngC) |

86.6 °C

79.1 °C

Due to the very low thermal resistance between junction and mounting base it is very important to take care of design surrounding the MOSFET, (i.e. thermal vias, copper area, heat sink, water

88.6 °C

Fig. 30. Thermal result, LFPAK33, 0.5 W, 20 °C ambient

cooling, air cooling), in order to reduce the total thermal resistance.

AN90003

## 3. LFPAK56 and LFPAK88

## 3.1. Simple configuration with a single layer

In this section, we will present the maximum power dissipation results for a simple PCB configuration using a single layer with varying copper area.

Results are given for the LFPAK56 and LFPAK88 packages. Models used are based on 1 m $\Omega$  LFPAK56E and LFPAK88.

## 3.1.1. Set-up:

- 1 copper layer on the top
- MOSFET power dissipation is 1 W, 1.5 W and 2 W
- Maximum junction temperature of 175 °C
- PCB material is standard FR4, 1.6 mm thickness, dimension 100 x 100 mm
- PCB operating temperature of 120 °C and T<sub>i</sub> of 175 °C are highlighted in graphs
- Copper thickness is 2 oz./ft<sup>2</sup> (70 μm)
- The PCB is suspended in free air at ambient temperature of 20 °C
- The simulation is carried out for conduction, convection and radiation heat transfer
- · There is no forced air cooling applied, i.e. only natural convection is modeled

The simplest possible PCB stack-up is that of a single top copper layer, see Fig. 31.

In this analysis, we will examine the variation in device junction temperature  $(T_j)$  as a function of the top copper area and calculate the maximum power that can be safely dissipated in the MOSFET to reach a  $T_j$  of 175 °C.



## 3.1.2. Junction temperature as a function of copper area

The graphs in Fig. 32 and Fig. 33 capture two important factors:

- T<sub>j</sub> depends greatly on length "x" and thus copper area, the bigger the area the better the thermal performance
- However, the ability of the top copper to provide heatsinking for the MOSFET shows a "law of diminishing returns". In other words, we cannot keep on adding more copper area in the hope of continuing to reduce T<sub>j</sub>. As can be seen from <u>Fig. 32</u> below, for LFPAK56, 1 W profile, T<sub>j</sub> will plateau at around 55 °C.



**Note:** Standard FR4 PCBs operate at a maximum temperature of 120 °C, care must be taken for  $T_j > 120$  °C as the PCB area directly under the transistor will be close to the MOSFET junction temperature, (due to low R<sub>th(j-mb)</sub>).

The graphs below also shows the absolute minimum copper area needed for  $T_i \le 175$  °C.







## **3.1.3.** Maximum allowed power dissipation as a function of copper area

The maximum allowed power dissipation is shown in <u>Fig. 34</u> and <u>Fig. 35</u> below, for different ambient temperature and copper side length. In this example the PCB temperature was not considered so care must be taken for the resulting heat on the PCB.

From graphs in <u>Fig. 34</u> and <u>Fig. 35</u> the maximum permissible power,  $(T_{amb} = 20 \text{ °C})$ , is 5.05 W and 5.9 W for the LFPAK56 and LFPAK88 packages respectively:

Table 5. Maximum power dissipation

| Device  | T <sub>amb</sub> = 20 °C | T <sub>amb</sub> = 80 °C |
|---------|--------------------------|--------------------------|
| LFPAK56 | 5.05 W                   | 3.2 W                    |
| LFPAK88 | 5.9 W                    | 3.8 W                    |







AN90003

## 3.2. Usual configuration: 4 layers + vias

In this section, we will present the maximum power dissipation results for a PCB configuration using 4 layers + vias for dissipation on the bottom layer, with varying copper area.

Results are given for the LFPAK56 and LFPAK88 packages.

## 3.2.1. Set-up:

- Four layers with vias (max number of vias is 25 and for small copper areas this number will decrease accordingly, see <u>Table 6</u>)
- MOSFET power dissipation is 1 W, 1.5 W and 2 W
- Maximum junction temperature of 175 °C
- PCB material is standard FR4, 1.6 mm thickness, dimension 100 x 100 mm
- PCB operating temperature of 120 °C and T<sub>i</sub> of 175 °C are highlighted in graphs
- Copper thickness of all layers is 2 oz./ft<sup>2</sup> (70 μm)
- The PCB is suspended in free air at ambient temperature of 20 °C
- · The simulation is carried out for conduction, convection and radiation heat transfer
- There is no forced air cooling applied, i.e. only natural convection is modeled

The common PCB stack-up is 4 layers with vias under the MOSFET to create a dissipation path to heatsink (no heat sink was used in simulation).

In this analysis, we will examine the variation in device junction temperature  $(T_j)$  as a function of copper area (same area size applied to all layers).



The configuration of the vias is shown below in Fig. 36 and Fig. 37:

## LFPAK MOSFET thermal design guide



Vias configuration: square vias used for ease of simulation.

## Fig. 37. Sectional view: LFPAK56

## Table 6. Limitation of number of vias

| X (mm) | Vias configuration | Comments                 | Vias information                       |
|--------|--------------------|--------------------------|----------------------------------------|
| 6      | 9 vias             | Maximum number of        | Square vias: length 0.7 mm             |
| 8      |                    | vias able to be inserted | Vias pitch:<br>2.5 mm (between vias in |
| 10     | 20 vias            |                          | columns)                               |
| 15     | 25 vias            | 25 vias maximum          | 2.0 mm (between vias in                |
| 20     | 25 vias            |                          | Copper thickness 70 µm                 |
| 25     | 25 vias            |                          | No solder fill                         |
| 30     | 25 vias            |                          |                                        |
| 35     | 25 vias            |                          |                                        |
| 40     | 25 vias            | -                        |                                        |
| 45     | 25 vias            |                          |                                        |
| 50     | 25 vias            |                          |                                        |
| 60     | 25 vias            |                          |                                        |

AN90003

## **3.2.2.** Junction temperature as a function of copper area (4 layers and vias)

The graphs in <u>Fig. 38</u> and <u>Fig. 39</u> below show the junction temperature as a function of drain copper area following the same trend as the single layer PCB configuration in that:

- T<sub>i</sub> depends greatly on copper area
- The ability of the top copper to provide heatsinking for the MOSFET shows a "law of diminishing returns".







# 3.2.3. Maximum allowed power dissipation as a function of copper area (4 layers and vias)

From graphs in Fig. 40 and Fig. 41 the maximum power for a given package and conditions are as follows:

## Table 7. Maximum power dissipation

| Device  | T <sub>amb</sub> = 20 °C | T <sub>amb</sub> = 80 °C |
|---------|--------------------------|--------------------------|
| LFPAK56 | 9.6 W                    | 6.3 W                    |
| LFPAK88 | 10.65 W                  | 6.9 W                    |



Fig. 40. Maximum permissible power dissipation as a function of copper side length "x" for LFPAK56



## **3.3.** Simple configuration with a single split layer of copper

In this section, we will present the maximum power dissipation results as per the previous section for a simple PCB configuration using a single layer and varying copper area, but with copper layer split in two part (one part placed under the drain tab of the MOSFET and the other under the source pins).

Results are given for the LFPAK88 package only.

## 3.3.1. Set-up:

- 1 copper layer on the top split into two areas:
  - 3/5 of area under drain tab
  - 2/5 of area under source pins
- MOSFET power dissipation is 1 W, 1.5 W and 2 W
- Maximum junction temperature of 175 °C
- PCB material is standard FR4, 1.6 mm thickness, dimension 100 x 100 mm
- PCB operating temperature of 120 °C and T<sub>i</sub> of 175 °C are highlighted in graphs
- Copper thickness is 2 oz./ft<sup>2</sup> (70 µm)
- The PCB is suspended in free air at ambient temperature of 20 °C
- The simulation is carried out for conduction, convection and radiation heat transfer
- There is no forced air cooling applied, i.e. only natural convection is modeled

The simplest possible PCB stack-up is that of a single top copper layer, see Fig. 42.

In this analysis, we will examine the variation in device junction temperature  $(T_j)$  as a function of the top copper area.



The graph in Fig. 43 captures what has been previously mentioned in terms of copper area and heat dissipation i.e. the bigger the area the better the thermal performance. More importantly in this configuration, it shows the importance in considering the source pins of an LFPAK MOSFET as a thermal path for efficiently dissipating heat.

The graph in Fig. 43 also shows that coper area of length "x" = 40 mm in split copper configuration provides a performance equivalent of that provided in the solid (non-split) copper area of length "x" = 60 mm.

Split copper configuration for length "x" = 40 mm is as follows:

- · 24 mm x 40 mm copper area placed under the drain tab of the LFPAK MOSFET
- 16 mm x 40 mm copper area placed under the source pins of the LFPAK MOSFET



**Note:** Standard FR4 PCBs operate at maximum temperature of 120 °C, care must be taken for  $T_j > 120$  °C as PCB area directly under the transistor would be close to the MOSFET junction temperature (due to low R<sub>th(j-mb)</sub>).

Results are for LFPAK88, but the principle applies to all Nexperia clip bond LFPAK devices.  $T_{amb}$  = 20 °C: Max power of ~6 W is achieved with an area of 40 mm x 40 mm single copper layer in split configuration, whist previously shown to require an area of 60 mm x 60 mm for single solid copper layer.



application note

## 3.4. Impact of R<sub>th(j-mb)</sub> compared to R<sub>th(mb-amb)</sub>

The thermal resistance  $R_{th(j\text{-}mb)}$  of the MOSFET is very low and therefore dissipation losses are mainly limited by the high thermal resistive path presented by  $R_{th(mb\text{-}amb)}$  (mounting base to ambient).



Example: for the part number BUK7S1R0-40H (LFPAK88, 1 m $\Omega$ , 40 V) the maximum thermal resistance junction to mounting base is 0.4 K/W, see <u>Table 8</u>:

### Table 8. Thermal resistance BUK7S1R0-40H

| Symbol                | Parameter                                                     | Conditions | Min | Тур  | Max | Unit |
|-----------------------|---------------------------------------------------------------|------------|-----|------|-----|------|
| R <sub>th(j-mb)</sub> | thermal<br>resistance<br>from junction<br>to mounting<br>base |            | -   | 0.35 | 0.4 | K/W  |

Using thermal simulation (Flotherm) with the following conditions:

- 1 W of losses in the MOSFET
- Ambient air temperature of 20 °C
- 70 µm copper

we can calculate the thermal resistance for different paths, example:

- 1 W of losses in the MOSFET
- Junction temperature = 52.2 °C
- Mounting base temperature = 52.0 °C
- $R_{\Theta} = \Delta T / P \Rightarrow R_{th(j-mb)} = 0.2 \text{ K/W}.$

This is lower than the measured value given in the data sheet due to simulation using ideal conditions.

As can be seen in Fig. 45 below, the thermal resistance between mounting base and ambient is of much higher value (~30 K/W) than  $R_{th(i-mb)}$ .

## LFPAK MOSFET thermal design guide



Fig. 45. Thermal resistance LFPAK88: single layer copper profile (50 x 50 mm)





## LFPAK MOSFET thermal design guide



Fig. 47. Thermal resistance LFPAK88: single split layer copper profile (40 x 40 mm: split into 24 x 40 mm and 16 x 40 mm)

AN90003

## 4. Conclusion

All the LFPAK packages offer a very good junction to mounting base thermal performance, meaning that the mounting base can be near to the junction temperature, but this is often limited by the PCB high temperature capability.

It is very important for designs to reduce the thermal resistance between mounting base and the ambient environment as this will present the bottleneck in heat dissipation. All of Nexperia LFPAK packages use clip bond technology making their source pins a good thermal path in addition to the thermal path provided by the drain tab. To take full advantage of this feature, it is important for PCB layout designs to consider placing a good amount of copper under the source pins. The drain tab still presents the main thermal path for heat dissipation and should be the focus for any thermal design layout.

In all cases a configuration with 4 layers with vias substantially improves the heat dissipation.

This thermal guide establishes the necessary principles in thermal design approaches, combined with LFPAK packages features (i.e. low R<sub>th(j-mb)</sub> and source clip bond) offer the designer good options in optimizing PCB thermal design.

Good thermal design practices should be applied to take advantage of the very good thermal performance LFPAK packages and  $T_{i(max)}$  must be kept < 175 °C for safe operation.

## 5. Revision history

| Table 9. Revis     | able 9. Revision history |                                                                                    |  |  |  |
|--------------------|--------------------------|------------------------------------------------------------------------------------|--|--|--|
| Revision<br>number | Date                     | Description                                                                        |  |  |  |
| 2.0                | 2019-05-09               | Additional section added for LFPAK56 and LFPAK88.<br>Formatting of graphs updated. |  |  |  |
| 1.0                | 2019-02-04               | Initial version of the document                                                    |  |  |  |

AN90003

# 6. Legal information

### Definitions

**Draft** — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. Nexperia does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

### **Disclaimers**

Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, Nexperia does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. Nexperia takes no responsibility for the content in this document if provided by an information source outside of Nexperia.

In no event shall Nexperia be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.

Notwithstanding any damages that customer might incur for any reason whatsoever, Nexperia's aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the Terms and conditions of commercial sale of Nexperia.

**Right to make changes** — Nexperia reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

Suitability for use — Nexperia products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an Nexperia product can reasonably be expected to result in personal injury, death or severe property or environmental damage. Nexperia and its suppliers accept no liability for inclusion and/or use of Nexperia products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. Nexperia makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Customers are responsible for the design and operation of their applications and products using Nexperia products, and Nexperia accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the Nexperia product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products.

Nexperia does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using Nexperia products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer's hird party customer's. Nexperia does not accept any liability in this respect.

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities.

**Translations** — A non-English (translated) version of a document is for reference only. The English version shall prevail in case of any discrepancy between the translated and English versions.

### Trademarks

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

# **List of Tables**

| Table 1. Limitation of number of vias                 | 10 |
|-------------------------------------------------------|----|
| Table 2. Vias configuration                           | 14 |
| Table 3. Thermal resistance BUK7M15-60E               | 23 |
| Table 4. Breakdown of thermal resistance for a simple |    |
| case                                                  | 23 |
| Table 5. Maximum power dissipation                    | 27 |
| Table 6. Limitation of number of vias                 | 29 |
| Table 7. Maximum power dissipation                    | 31 |
| Table 8. Thermal resistance BUK7S1R0-40H              | 34 |
| Table 9. Revision history                             | 37 |

application note

# List of Figures

| Fig. 1. Copper area configuration: LFPAK56D, single top copper layer                                    |
|---------------------------------------------------------------------------------------------------------|
| Fig. 2. Junction temperature as a function of copper side length x for LFPAK56D                         |
| Fig. 3. Maximum permissible power dissipation as a function of copper side length x for LFPAK56D4       |
| Fig. 4. Junction temperature as a function of copper side length x for LFPAK56D; one MOSFET conducting5 |
| Fig. 5. Maximum power as a function of side length x for LFPAK56D; one MOSFET conducting5               |
| Fig. 6. Thermal resistance configuration6                                                               |
| Fig. 7. Copper area configuration: LFPAK33, single top copper layer7                                    |
| Fig. 8. Junction temperature as a function of copper side length x for LFPAK337                         |
| Fig. 9. Maximum permissible power dissipation as a function of copper side length x for LFPAK338        |
| Fig. 10. Copper area configuration: LFPAK56D, 4 layers with vias                                        |
| Fig. 11. Sectional view: LFPAK56D10                                                                     |
| Fig. 12. Junction temperature as a function of copper side length x for LFPAK56D10                      |
| Fig. 13. Maximum permissible power dissipation as a function of copper side length x for LFPAK56D11     |
| Fig. 14. Junction temperature as a function of copper side length x for LFPAK56D; one MOSFET12          |
| Fig. 15. Power dissipation as a function of copper side length x for LFPAK56D; one MOSFET12             |
| Fig. 16. copper area configuration: LFPAK33, 4 layers with vias                                         |
| Fig. 17. Sectional view: LFPAK3314                                                                      |
| Fig. 18. Junction temperature as a function of copper side length x for LFPAK3315                       |
| Fig. 19. Maximum permissible power dissipation as a function of copper side length x for LFPAK3315      |
| Fig. 20. Copper area configuration: LFPAK56D, single top copper layer                                   |
| Fig. 21. Junction temperature as a function of copper side length x for 2 LFPAK56D17                    |
| Fig. 22. Copper area configuration: LFPAK33, single top copper layer                                    |
| Fig. 23. Copper area configuration: 2 x LFPAK33, 2 x LFPAK56D; separation between MOSFETs19             |
| Fig. 24. Junction temperature as a function of copper side length x for 2 LFPAK3319                     |
| Fig. 25. Copper area configuration: 1 x LFPAK56D, 2 x LFPAK56, single top copper layer                  |
| Fig. 26. Junction temperature as a function of copper side length x for 2 LFPAK56 and 1 LFPAK56D21      |

| LFPAK33, single top copper layer 22                                                                                                                                                                         |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Fig. 28. Junction temperature as a function of copper side length x for 1 LFPAK56D and 2 LFPAK3322                                                                                                          |
| Fig. 29. View of thermal resistances in and outside the MOSFET23                                                                                                                                            |
| Fig. 30. Thermal result, LFPAK33, 0.5 W, 20 $^\circ\text{C}$ ambient 24                                                                                                                                     |
| Fig. 31. Copper area configuration: LFPAK56, single<br>top copper layer, the configuration is the same for<br>LFPAK88                                                                                       |
| Fig. 32. Junction temperature as a function of copper side length x for LFPAK5626                                                                                                                           |
| Fig. 33. Junction temperature as a function of copper side length x for LFPAK8826                                                                                                                           |
| Fig. 34. Maximum permissible power dissipation as a function of copper side length "x" for LFPAK56                                                                                                          |
| Fig. 35. Maximum permissible power dissipation as a function of copper side length "x" for LFPAK88                                                                                                          |
| Fig. 36. Copper area configuration: LFPAK56, 4 layers with vias, the configuration is similar for LFPAK88                                                                                                   |
| Fig. 37. Sectional view: LFPAK5629                                                                                                                                                                          |
| Fig. 38. Junction temperature as a function of copper side length x for LFPAK56                                                                                                                             |
| Fig. 39. Junction temperature as a function of copper side length x for LFPAK88                                                                                                                             |
|                                                                                                                                                                                                             |
| Fig. 40. Maximum permissible power dissipation as a function of copper side length "x" for LFPAK56                                                                                                          |
| Fig. 40. Maximum permissible power dissipation as a function of copper side length "x" for LFPAK56 31<br>Fig. 41. Maximum permissible power dissipation as a function of copper side length "x" for LFPAK88 |
| Fig. 40. Maximum permissible power dissipation as a function of copper side length "x" for LFPAK56                                                                                                          |
| <ul> <li>Fig. 40. Maximum permissible power dissipation as a function of copper side length "x" for LFPAK56</li></ul>                                                                                       |
| Fig. 40. Maximum permissible power dissipation as a function of copper side length "x" for LFPAK56                                                                                                          |
| Fig. 40. Maximum permissible power dissipation as a function of copper side length "x" for LFPAK56                                                                                                          |
| Fig. 40. Maximum permissible power dissipation as a function of copper side length "x" for LFPAK56                                                                                                          |
| Fig. 40. Maximum permissible power dissipation as a function of copper side length "x" for LFPAK56                                                                                                          |

# **Contents**

| 1. Introduction                                                                           | .2  |
|-------------------------------------------------------------------------------------------|-----|
| 2. LFPAK56D and LFPAK33                                                                   | . 2 |
| 2.1. Simple configuration with a single layer                                             | .2  |
| 2.1.1. LFPAK56D                                                                           | . 2 |
| 2.1.2. LFPAK56D only one MOSFET active at a time                                          | .5  |
| 2.1.3. LFPAK33                                                                            | .6  |
| 2.2. Usual configuration: 4 layers + vias                                                 | .9  |
| 2.2.1. LFPAK56D                                                                           | . 9 |
| 2.2.2. LFPAK56D only one MOSFET active at a time                                          | 12  |
| 2.2.3. LFPAK33                                                                            | 13  |
| 2.3. Placement advice for improved dissipation                                            | 16  |
| 2.3.1. LFPAK56D                                                                           | 16  |
| 2.3.2. LFPAK33                                                                            | 17  |
| 2.4. Comparison between two LFPAK56 and one LFPAK56D, then one LFPAK56D and two LFPAK332  | 20  |
| 2.4.1. Two LFPAK56 to LFPAK56D                                                            | 20  |
| 2.4.2. LFPAK56D to two LFPAK33                                                            | 21  |
| 2.5. Impact of R <sub>th(i-mb)</sub> compared to R <sub>th(mb-a)</sub>                    | 23  |
| 3. LFPAK56 and LFPAK88                                                                    | 25  |
| 3.1. Simple configuration with a single layer                                             | 25  |
| 3.1.1. Set-up:                                                                            | 25  |
| 3.1.2. Junction temperature as a function of copper area. 26                              | 3   |
| 3.1.3. Maximum allowed power dissipation as a function of copper area                     | 27  |
| 3.2. Usual configuration: 4 layers + vias                                                 | 28  |
| 3.2.1. Set-up:                                                                            | 28  |
| 3.2.2. Junction temperature as a function of copper area (4 layers and vias)              | 30  |
| 3.2.3. Maximum allowed power dissipation as a function of copper area (4 layers and vias) | 31  |
| 3.3. Simple configuration with a single split layer of                                    |     |
| copper                                                                                    | 32  |
| 3.3.1. Set-up:                                                                            | 32  |
| 3.4. Impact of $R_{th(j-mb)}$ compared to $R_{th(mb-amb)}$                                | 34  |
| 4. Conclusion                                                                             | 37  |
| 5. Revision history                                                                       | 37  |
| 6. Legal information                                                                      | 38  |

© Nexperia B.V. 2019. All rights reserved

For more information, please visit: http://www.nexperia.com For sales office addresses, please send an email to: salesaddresses@nexperia.com Date of release: 9 May 2019